![]() |
|||||||
|
|||||||
|
| OPA569AIDWPR资料 | |
|
|
OPA569AIDWPR PDF Download |
|
File Size : 116 KB
Manufacturer:TI Description:The logic element for data flow in each direction is configured by two mode (IMODE1 and IMODE0 for B to A, OMODE1 and OMODE0 for A to B) inputs as a buffer, a D-type flip-flop, or a D-type latch. When configured in the buffer mode, the input data appears at the output port. In the flip-flop mode, data is stored on the rising edge of the appropriate clock (CLKAB/LEAB or CLKBA/LEBA) input. In the latch mode, the clock inputs serve as active-high transparent latch enables. |
|
| 相关型号 | |
| ◆ PJ-037A-SMT | |
| ◆ FZT591ATA | |
| ◆ 2-520081-2 | |
| ◆ 2-520103-2 | |
| ◆ G3VM21GR | |
| ◆ B40B-XADSS-N(LF)(SN) | |
| ◆ S301T-RO | |
| ◆ 172339-1 | |
| ◆ V7-5F17D8-336 | |
| ◆ 44441-2002 | |
| 1PCS | 100PCS | 1K | 10K | ||
| 价 格 | |||||
|
型 号:OPA569AIDWPR 厂 家:TI 封 装: 批 号:07+ 数 量:4214 说 明:原装正品 |
|||||
|
运 费:所有运费均有我司承担 所在地:深圳 新旧程度: |
|||||
| 联系人:申小姐 |
| 电 话:0755-83330991,0755-83047629 |
| 手 机:15811820920 |
| QQ:2355514181 |
| MSN:chipstech-int@hotmail.com |
| 传 真:0755-61658118 |
| EMail:sales@chipstech-int.com |
| 公司地址: 深圳市福田区中航路鼎城国际1017 |
|
1. 所有我司提供的货物,均为原厂原装正品! 2. 我们的报价是不含税价格。含税需要增加相应的税点。
|