![]() |
|||||||
|
|||||||
|
| TLV5734PAG资料 | |
|
|
TLV5734PAG PDF Download |
|
File Size : 116 KB
Manufacturer:TI Description:• Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 (clock) -. Burst length (2, 4, 8) -. Burst type (sequential & interleave) • All inputs except data & DM are sampled at the positive going edge of the system clock(CK) • Data I/O transactions on both edges of data strobe • Edge aligned data output, center aligned data input • LDM,UDM/DM for write masking only • Auto & Self refresh • 7.8us refresh interval(8K/64ms refresh) • Maximum burst refresh cycle : 8 • 60 Ball FBGA package |
|
| 相关型号 | |
| ◆ PJ-037A-SMT | |
| ◆ FZT591ATA | |
| ◆ 2-520081-2 | |
| ◆ 2-520103-2 | |
| ◆ G3VM21GR | |
| ◆ B40B-XADSS-N(LF)(SN) | |
| ◆ S301T-RO | |
| ◆ 172339-1 | |
| ◆ V7-5F17D8-336 | |
| ◆ 44441-2002 | |
| 1PCS | 100PCS | 1K | 10K | ||
| 价 格 | |||||
|
型 号:TLV5734PAG 厂 家:TI 封 装: 批 号:07+ 数 量:17941 说 明:原装正品 |
|||||
|
运 费:所有运费均有我司承担 所在地:深圳 新旧程度: |
|||||
| 联系人:申小姐 |
| 电 话:0755-83330991,0755-83047629 |
| 手 机:15811820920 |
| QQ:2355514181 |
| MSN:chipstech-int@hotmail.com |
| 传 真:0755-61658118 |
| EMail:sales@chipstech-int.com |
| 公司地址: 深圳市福田区中航路鼎城国际1017 |
|
1. 所有我司提供的货物,均为原厂原装正品! 2. 我们的报价是不含税价格。含税需要增加相应的税点。
|